Please use this identifier to cite or link to this item: http://repository.futminna.edu.ng:8080/jspui/handle/123456789/9819
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMisra, sanjay-
dc.contributor.authorAlfa, Abraham Ayegba-
dc.contributor.authorOlaniyi, Olayemi Mikail-
dc.contributor.authorAdewale, O.S.-
dc.date.accessioned2021-07-16T02:39:24Z-
dc.date.available2021-07-16T02:39:24Z-
dc.date.issued2013-
dc.identifier.citationS. Misra, A. A. Alfa, M. O. Olaniyi, and Adewale O. S. (2014). “Exploratory Study of Techniques for Exploiting Instruction-Level Parallelism”, Proceeding of International Conference on Computer Innovations & Applications (ICCTIA’14), IEEE Xplore Digital Library, Sousse, Tunisia, June, 2014, pp. 1-5en_US
dc.identifier.urihttp://ieeexplore.ieee.org/document/6970103/-
dc.identifier.urihttp://repository.futminna.edu.ng:8080/jspui/handle/123456789/9819-
dc.descriptionExploratory Study of Techniques for Exploiting Instruction-Level Parallelismen_US
dc.description.abstractThe performance of memory system depends majorly on types of instruction constructs, speedup of executions, capacity of processing elements and scheduling techniques. Most scheduling techniques are faced with several challenges such as multiple issues, exploiting more parallelism in programs instructions, speedup rate of executions and support for conditional instructions constructs. Recent innovations in memory system and scheduling techniques required support for instruction-level parallelism (ILP) algorithm, which is overlapping of instructions sets for parallel processing and execution. To achieve these, a survey of the widely used techniques for exploiting of instruction-level parallelism (ILP) is carried out to identify their strengths and their weaknesses by reviewing several related works. This paper finds out the limitations of the various techniques for exploiting ILP and used these reviews to propose a new technique to overcome these limitations.en_US
dc.language.isoenen_US
dc.subjectParallelismen_US
dc.subjectalgorithmen_US
dc.subjectinstructions executionen_US
dc.subjectinstructions constructsen_US
dc.subjectbasic blocks (BB)en_US
dc.subjectinstruction-level parallelism (ILP)en_US
dc.titleExploratory Study of Techniques for Exploiting Instruction-Level Parallelismen_US
dc.typeArticleen_US
Appears in Collections:Computer Engineering

Files in This Item:
File Description SizeFormat 
alfa 2014.pdfExploratory Study of Techniques for Exploiting Instruction-Level Parallelism647.28 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.