Please use this identifier to cite or link to this item: http://repository.futminna.edu.ng:8080/jspui/handle/123456789/11467
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMisra, sanjay-
dc.contributor.authorAlfa, A. A-
dc.contributor.authorAdewale, O.S.-
dc.contributor.authorAkogbe, M.A.-
dc.contributor.authorOlaniyi, Olayemi Mikail-
dc.date.accessioned2021-07-24T22:22:55Z-
dc.date.available2021-07-24T22:22:55Z-
dc.date.issued2014-
dc.identifier.citationS. Misra, A. A. Alfa, O. S. Adewale, M. A. Akogbe, and M. O. Olaniyi (2014), “A Two-Way Loop Algorithm for Exploiting Instruction-Level Parallelism in Memory System”, Proceedings of 14th International Conference on Computational Sciences and its Applications (ICCSA 2014), Guimaraes, Portugal, Springer LNCS 8583, June 2014, pp. 255–264en_US
dc.identifier.uriwww.springer.com /us/book/9783319091556-
dc.identifier.urihttp://repository.futminna.edu.ng:8080/jspui/handle/123456789/11467-
dc.descriptionA Two-Way Loop Algorithm for Exploiting Instruction-Level Parallelism in Memory Systemen_US
dc.description.abstractThere is ever increasing need for the use of computer memory and processing elements in computations. Multiple and complex instructions processing require to be carried out almost concurrently and in parallel that exhibit interleaves and inherent dependencies. Loop architectures such as unrolling loop architecture do not allow for branch/conditional instructions processing (or execution). Two-Way Loop (TWL) technique exploits instruction-level parallelism (ILP) using TWL algorithm to transform basic block loops to parallel ILP architecture to allow parallel instructions processes and executions. This paper presents TWL for concurrent executions of straight forward and branch/conditional instructions. Further evaluation of TWL algorithm is carried out in this paper.en_US
dc.language.isoenen_US
dc.publisherSpringer, Chamen_US
dc.subjectILPen_US
dc.subjectmultiple issuesen_US
dc.subjectparallelismen_US
dc.subjectLoopsen_US
dc.titleA Two-Way Loop Algorithm for Exploiting Instruction-Level Parallelism in Memory Systemen_US
dc.typeArticleen_US
Appears in Collections:Computer Engineering

Files in This Item:
File Description SizeFormat 
Misra et al 2014.pdfA Two-Way Loop Algorithm for Exploiting Instruction-Level Parallelism in Memory System2.79 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.